# **Image Display Control**

資工所 碩一 田少谷 P76071268

### Pre-simulation(tb2):

## Synthesis by Quartus(tb2):



Quartus II Full Compilation was successful. 0 errors, 45 warnings

## Post-simulation (tb2, cycle= 45):

#### Pre-simulation(tb3):

## Synthesis by Quartus(tb3):



## Post-simulation (tb3, cycle= 45):

## Clarification:

The results of all tb1, tb2 and tb3 are right, though I only put down the result images of tb2 and tb3.

#### **Algorithm Explanation:**

- 1. I implement the idea of finite state machine: 2c1s(2 combinational circuits and 1 sequential circuit), to describe the behaviour of controlling the transformation between different processes. There are five states in my design: initialization, read, operation, write and the end. Then, I describe the signals of six outputs in the combinational circuit of different states.
- 2. I use a counter during "read" and "write" states, and then let the address equal to the [5:0] bits of the counter. The sequence of data written out (IRB\_D) is also depended on the number of counter.
- 3. Afterwards, I use 1 combinational circuit to assign different signals to the according command(cmd); two sequential circuits to fulfill the commands of moving the control point position ad dealing with the data inside the buffers.
- 4. 64 buffers are used to place the data read in for later use in the writing process.
- 5. It's said that the main design problem in this homework is the design of "shifting".

  However, I cannot come up with a better idea than using a multiplexor of 64 options, so I guess the area of my circuit will be very large.
- 6. Also, it's worth mentioning the problem of signed bit and unsigned bit, as this caused me some issues during the function of "decrease". Therefore, it's wiser to present the value in its full bits: 8 as 4'b1000.
- 7. Lastly, I got into some serious problem when I assigned the value of one signal in two or more always block. This even forced stop the ModelSim. Therefore, I believe this issue is the most precious lesson I learnt from this homework.

tags: IC Design Image Display Control verilog finite state machine